## **INDEX SHEET**

| 1 2 3              | Experiment | Design and Implementation of Half Wave and Full Wave Rectifiers using simulation package and demonstrate its working  Design and implement a Schmitt trigger using Op-Amp using a simulation package and demonstrate its working  Design and implement a rectangular | No | (20) | Signature |
|--------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|-----------|
| 2                  |            | and Full Wave Rectifiers using simulation package and demonstrate its working  Design and implement a Schmitt trigger using Op-Amp using a simulation package and demonstrate its working                                                                            |    |      |           |
| 2                  |            | package and demonstrate its working  Design and implement a Schmitt trigger using Op-Amp using a simulation package and demonstrate its working                                                                                                                      |    |      |           |
|                    |            | Design and implement a Schmitt trigger using Op-Amp using a simulation package and demonstrate its working                                                                                                                                                           |    |      |           |
|                    |            | using Op-Amp using a simulation package and demonstrate its working                                                                                                                                                                                                  |    |      |           |
|                    |            | and demonstrate its working                                                                                                                                                                                                                                          |    |      |           |
| 3                  |            |                                                                                                                                                                                                                                                                      |    |      |           |
| 3                  |            | Design and implement a rectangular                                                                                                                                                                                                                                   |    |      |           |
| 3                  |            |                                                                                                                                                                                                                                                                      |    |      |           |
| 1 .)               |            | waveform generator (Op-Amp relaxation                                                                                                                                                                                                                                |    |      |           |
|                    |            | oscillator) using a simulation package and                                                                                                                                                                                                                           |    |      |           |
|                    |            | demonstrate the working of it                                                                                                                                                                                                                                        |    |      |           |
| CLA P1 (5 Marks)   |            |                                                                                                                                                                                                                                                                      |    |      |           |
| 4                  |            | Design and implementation of transistor                                                                                                                                                                                                                              |    |      |           |
| 4                  |            | as a switch                                                                                                                                                                                                                                                          |    |      |           |
|                    |            | Design CMOS Inverter and measure its                                                                                                                                                                                                                                 |    |      |           |
| 5                  |            | propagation delay for both the rising edge                                                                                                                                                                                                                           |    |      |           |
|                    |            | and the falling edge                                                                                                                                                                                                                                                 |    |      |           |
|                    |            | Design and implementation of Binary to                                                                                                                                                                                                                               |    |      |           |
|                    |            | gray code converters and gray to binary                                                                                                                                                                                                                              |    |      |           |
| 6                  |            | code conversion using logic gates.                                                                                                                                                                                                                                   |    |      |           |
|                    |            | Hardware Implementation of Code                                                                                                                                                                                                                                      |    |      |           |
|                    |            | Converters Using NI Analog Discovery                                                                                                                                                                                                                                 |    |      |           |
|                    |            | Design and implementation of Magnitude                                                                                                                                                                                                                               |    |      |           |
|                    |            | Comparator combinational circuits using                                                                                                                                                                                                                              |    |      |           |
| 7                  |            | simulation package.                                                                                                                                                                                                                                                  |    |      |           |
|                    |            | Hardware Implementation Using NI                                                                                                                                                                                                                                     |    |      |           |
|                    |            | Analog Discovery                                                                                                                                                                                                                                                     |    |      |           |
| CLA P2 (7.5 Marks) |            |                                                                                                                                                                                                                                                                      |    |      |           |

| Exp. | Date of            | Name of the Experiment                 | Page | Marks | Staff     |  |  |
|------|--------------------|----------------------------------------|------|-------|-----------|--|--|
| No   | Experiment         |                                        | No   | (20)  | Signature |  |  |
| 8    |                    | Design and implementation of           |      |       |           |  |  |
|      |                    | Synchronous sequential circuits using  |      |       |           |  |  |
|      |                    | Simulation Package                     |      |       |           |  |  |
| 9    |                    | Implementation of SISO, SIPO, PISO and |      |       |           |  |  |
|      |                    | PIPO shift registers using Flip- flops |      |       |           |  |  |
| 10   |                    | Design and simulation of 3-bit         |      |       |           |  |  |
|      |                    | Synchronous up and down counter using  |      |       |           |  |  |
|      |                    | Multi sim                              |      |       |           |  |  |
| 11   |                    | Digital Applications                   |      |       |           |  |  |
|      | CLA P3 (7.5 Marks) |                                        |      |       |           |  |  |